# Device Degradation Reliability Analyzer

### Model RI-53

- Comprehensive Stress/Test Selections
- In Situ Characterization
- Selectable Temperature Ramp Control
- Uncompromised Oven Performance
- Simple, Rugged Oven Interface
- Guarded, Shielded Leads
- 1°C Load Board Uniformity Span
- Accurate, Unambiguous Data
- Open ASCII Data Files
- PC and Tester Error Recoveries

The RI-53 combines a fully integrated reliability test environment with excellent measurement quality and sensitivity. This makes it an ideal device degradation reliability test system for process development, qualification, and monitoring.

### **Temperature Control**

The hardware and software supplied with the RI-53 address several areas of concern regarding temperature uniformity and control:

#### Load Board Temperature Uniformity

The cabling for stress voltage delivery and DUT monitoring is routed through the purge hole in the thermal chamber. This is a significant improvement over alternative approaches that compromise temperature uniformity by using modified thermal chamber doors. Routing the cables through the purge hole reduces the load board temperature span to 1°C.

#### • Temperature Ramp Rate

Fast temperature ramp rates usually cause thermal overshoot. Overshoot and rapid temperature changes can potentially over stress load boards, connectors, and test structures. Reedholm applications software eliminates this problem by allowing user defined ramp rates.



#### • Device Temperature Stabilization

Another software feature uses a "soak time" to ensure that all devices have reached the desired temperature. After the thermal chamber reaches the target temperature, a user specified time elapses before stressing begins.

### Access to Test Data

To ensure data is easily accessible, the RI-53 stores all test result data in well documented ASCII file formats. Also, the option to output data into dBase IV format is available. Both ASCII and dBase IV files can be easily imported by many third party analysis tools, whether local or residing on a network resource.

### PC Based Control and Connectivity

The RI-53 system is controlled by the latest generation of personal computers with memory mapped interfaces that enable communication between the computer and the instruments in less than  $10\mu s$ .

Connecting the controlling computer to a network for data storage is easy and also provides automatic data archiving. Reedholm's site license software policy provides a distributed test environment, allowing test plans and data to be manipulated on multiple computers.



### **Transistor Monitoring**

The desired stress voltage(s) are provided in parallel to each of the devices in an experiment. A separate stress supply can be attached to each of four device terminals, with a fifth grounded. A measurement cycle or scan is performed by sequentially executing a series of user defined tests on each device remaining in an experiment. The stress power supplies provide up to 1A of stress current at up to 10V or 100mA of stress current at up to 100V. These level even if one or more devices become shorted. If not, optional series resistors can be included. In sequence, the test algorithm:

- Periodically stresses, measures, records results, and disconnects failed devices.
- Optionally scans without storing results.
- Terminates when specified criteria are met.

### **Infant Scans**

At the start of an experiment, infant scan(s) are performed so that all devices can be proven functional. The first scan is done at ambient temperature, after which any defective material can be replaced and the scan repeated. The failure criteria used during the infant scans can be different than the failure criteria used in the experiment.

Once the thermal chamber has reached the stress temperature, another infant scan is performed. Again, the user has the option to replace the failing devices and re-

EMREL is the interactive software tool used to perform stressing and monitoring on the RI-53. It can control up to

- six independent experiments and is used for:
  - Setting up and starting experiments.
  - · Performing scans on active experiments.
  - Viewing logs and reports.
  - Creating graphical representations of results.

Another EMREL feature allows the following information to be recorded for each device, enabling test results to be tracked to their origin:

- Lot identification and wafer number.
- Die name and X and Y location.

EMPAC is used to create the test plans executed during each scan. Each EMPAC test returns one test result. Examples of EMPAC test types are voltage threshold, transconductance, linear and saturated drain current, etc. The large library of standard test types can be augmented by user written tests and equations.

EMAGE is used for test setup when either sweeps of I/V data or in situ characterization are desired. EMAGE is also used to display and analyze EMREL's graphical summary reports.

The combination of EMPAC and EMAGE test types provides an unlimited flexibility in both the number and type of test parameters used. Each scan can literally execute anywhere from one to hundreds of tests in between stressing. Separate data sheets exist for both EMPAC and EMAGE. test. However, at high temperature this may not be practical unless all devices fail.

### Normal Scans

Logarithmically, linearly, or at a user specified frequency, a normal scan occurs and the test results are stored. After the scan, any failed devices are disconnected from the stress supplies.

### "No Data" Scans

The software provides an option to perform scans in between the normal scans, termed "no data" scans. After the measured parameters increase above the noise threshold of the test system, results of "no data" scans are stored when either of the two events occurs:

- A device exceeds the failing limits specified.
- A test result shifts by a specified amount.

Failed devices are also disconnected from the stress after "no data" scans.

### Post Scans

In addition to infant and normal scans, post scans can be executed after an experiment has finished. This allows data to be gathered at different temperatures and compared to the infant data. During a post scan, all devices that did not fail the infant scans are tested.

# Applications Software

### **Error Recovery**

In order to prevent data loss, the system software can recover from error conditions while experiments are active. At a minimum, the software allows the experiments to be continued. Some of the error conditions the software can recover from are:

#### Loss of Computer Power

If the computer is turned off, or when the instrumentation is being used for diagnostic testing, scans cannot be performed. Once the Reedholm shell is restarted, all active experiments are checked. Stress levels are maintained during the time the computer is not available.

#### Loss of Tester Power

EMREL continuously monitors the voltage stress status for each active experiment and periodically checks all hardware. If any stress supplies or matrix pins are not set correctly, EMREL suspends the associated experiment, powers down its stresses, and unhooks its matrix pins. A single attempt is made to reset the experiment. If unsuccessful, it is powered down and flagged on screen with an error message.

#### Loss of Experiment Scheduler

Control of all experiments is handled using two schedule files. If these files are accidently deleted or corrupted, EMREL can rebuild them using the stored test data. This rebuilding permits experiments to be restarted, even if the test computer has to be replaced.



### **Experiment Setup**

Prior to starting an experiment, an input grid is filled in as shown in Figures 1 and 2. Along with a few optional cells at the top, the HCI input grid contains sub-sections for the following parameters:

#### General Setup Parameters

The experiment bank number being used is entered along with the number of devices and the matrix pin to device terminal translation table.

#### • Time Parameters

The time parameters include the experiment duration, the initial stress time between scans, and a multiplier used to set a log or linear stress time step. In addition, the thermal stabilization time is included.

#### • Stress Parameters

The stress parameters include the stress temperature and voltages used to accelerate the failure mechanism. The temperature ramp rate is also included.

#### Test Parameters

The test parameters are simply the EMPAC and optional EMAGE test plans to be used, along with the frequency to perform the EMAGE tests. EMAGE tests can be scheduled to occur at the start of each experiment and when each device fails, along with additional intermediate times.

The TDDB grid is described in the RI-51 data sheet.

|                  | Comment   | 0.25 Evaluati   | .on           | Track       | ing |
|------------------|-----------|-----------------|---------------|-------------|-----|
|                  | Operator  | McKenney        | Facility      | Fab 10      |     |
| lot<br>Carrier 2 | Process   | CMOS A25        | Structur      | e 74N       |     |
| General Se       | tup Param | eters           |               |             |     |
| Bank 1           | Devices [ | 8 Temp Off      | N Pin Table H | CI 4007     |     |
| Time Param       | eters     |                 |               |             |     |
| Length 1         | DO        | Delay 300       | Multiplier    | Soak        | 60  |
| Stress Par       | ameters   |                 |               |             |     |
| Temperat         | ure 75    | Stress U        | 1 3.3 Str     | ess V2 1.15 | 1   |
| Ramp Rate        | e 3       | ] Stress U      | 13 100m Str   | ess V4 0    | ]   |
| Test Param       | eters     |                 |               |             |     |
| EMPAC Te         | st Plan   | <u>4</u> 007TST |               |             |     |
| EMAGE Te         | st Plan   | 4007_HC1        |               |             |     |
| Sweep Pe         | r Scan    | 10th Scan       |               |             |     |
|                  |           |                 |               |             |     |

Figure 1 - EMREL Hot Carrier Input Grid

|                    | Comment                 | 0.25 o | xide ev | aluatio   | n          |           | Track ing  |
|--------------------|-------------------------|--------|---------|-----------|------------|-----------|------------|
|                    | Operator                | Mckenn | ey      |           | Facility   | Fab 1     | .0         |
| TDDB<br>Multiple 2 | Process                 | CMOS A | 25      |           | Structur   | e 68L     |            |
| General Set        | tup Param               | eters  |         |           |            |           |            |
| Bank 2             | Devices [               | 35 Тем | p Off   | Ν         |            |           |            |
| PINS:              | Stress [                | 24 2nd | /Unused | <br>48 Ur | nused 📃    | GND/Unu   | ised 🔄     |
| Time Parame        | eters                   |        |         |           |            |           |            |
| Length 50          | )0                      | Delay  | 600     |           | Multiplier |           | Soak 60    |
| Stress Para        | ameters                 |        |         |           |            |           |            |
| Temp. 20           | )0                      | Voltag | e 3.3   | F         | Ramp Rate  | 3         |            |
| Test/Fail F        | Parameter               | 5      |         |           |            |           |            |
| Stress Fa          | ail I <mark>30</mark> m |        | Cap Ar  | ea        |            | Cap T     | hick       |
| Infant Fa          | ail I 100               | n      | 1st Te  | st V      | 1.2        | <br>  1st | est Dly 15 |
| Test Fail          | LI 15m                  |        | 2nd Te  | st V      | -1.2       | 2nd 1     | est Dly 15 |
| Test Jump          | 5 I 10                  |        | 3rd Te  | st V      | -0.8       | ] 3rd T   | est Dly 15 |
| Noise I l          | .vl 100                 | p q    | 4th Te  | st V      |            | ] 4th 1   | est Dly    |
| Stress Di          | ly 10                   |        |         |           |            | -         |            |

Figure 2 - EMREL TDDB Input Grid



### **System Elements**

### Instrument Enclosure

For a standard configuration, the RI-53 enclosure is a 7-foot, mobile rack with separate card files for switching matrices, instrumentation, and stress supplies. The test computer and printer are placed on a table adjacent to the instrumentation chassis. To accommodate the stress supplies needed for the dual stress supply configuration, external stress chassis may be required.

Inside the test system, static power units provide dc voltages to the matrix and instrument backplanes.

### **Switching Matrices**

The architecture of the RI-53 is one in which each experiment uses a separate matrix bank. Banks contain one to six crosspoint matrix modules (8 to 48 matrix pins). The maximum number of devices that can be tested in each bank is a function of how many independent terminals are required per device. When separate pins are required for stresses on the source, gate, drain, substrate, and well terminals, with one of the terminals grounded, each bank can test a minimum of a single device to a maximum of eight devices. If only a single stress level is required, the maximum devices per bank increases to 24 for HCI testing. However, TDDB testing can also be done, increasing the device count to 46 per bank. While the base system consists of two fully populated matrix banks, the maximum configuration contains six banks.

The high quality dry reed relays used on the matrix modules provide the optimal combination of signal transmission, pin isolation, and life expectancy.

### **Stress Supplies**

Up to four supplies are used to simultaneously stress all devices in a given experiment. Each supply is a programmable, bipolar voltage source that can provide a nominal load current of 1A at a maximum output voltage of  $\pm 10V$  with respect to ground. A second option for stress is a supply that can provide a nominal load current of 100mA at a maximum output voltage of 100V with respect to ground. The analog circuitry consists of a high-gain, high-voltage, FET input operational amplifier followed by a power output stage. The voltage reference for the stress supply is a 16-bit precision D/A converter that outputs voltage on three different ranges, with  $78\mu V$ resolution on the lowest range. A three-pole switch connects the supplies to the analog cabling. This switch allows for the accuracy enhancing feature of Kelvin sensing within a fully encompassing driven shield. Although the voltage source can supply its maximum current to a load, it is fully protected against indefinite output short circuits. Systems can be delivered with the low voltage or high voltage stress modules or both types.

### **Measurement Instrumentation**

Devices are measured in sequence using programmable voltage/current sources and a digital multimeter. Current is measured using an active metering technique that provides almost zero voltage burden while measuring currents up to ±200mA. This means that the meter can be assumed to be an ideal zero-ohm and zero-volt short on each of the eight current ranges until current limiting occurs. Voltage is measured, with a resolution of <  $8\mu$ V on the lowest voltage range, by the precision voltmeter that has a differential input stage with each input terminal having an effective input resistance of 100G $\Omega$ . Both inputs operate linearly over the dc range of  $\pm 100$ V. Because the common mode rejection ratio (CMRR) is 106db, small differences in voltage can be measured with < $5\mu$ V/V uncertainty due to CMRR.

The meter uses a monolithic, 16-bit sampling, A/D converter based on a successive approximation algorithm. During system initialization, a self-linearizing calibration routine automatically executes and produces full 16-bit linearity. For maximum sensitivity, the digital averaging feature of the low level instrument drivers provides repeatable sensitivities of  $\pm 2pA$ .

In addition to the digital meter, programmable voltage/current sources provide bias to the gate, drain, source, and substrate terminals of each device. This configuration allows the ultimate flexibility in what test parameters are used to monitor device degradation. The voltage forcing analog circuitry consists of a high-gain, high-voltage, FET input operational amplifier followed by a power output stage. The module uses a 12-bit D/A converter to set the voltage to be forced, with 1.25mV resolution on the lowest of six voltage ranges.

In the current forcing mode, a second 12-bit D/A converter is used as the input to a voltage controlled current source (VCCS). Within the VCCS, a series of eight precision resistors correspond to the eight current ranges of the supply. This design ensures accurate current forcing from nanoamps to hundreds of milliamps.

### Analog Cabling

Fully guarded and shielded cabling connects the pins in the switching matrix to a rugged bracket mounted on the thermal chamber door. At both ends of the cabling, zero insertion force connectors provide quick and easy connections as well as excellent reliability. Routed through the thermal chamber's purge hole, high temperature analog cabling attaches to the load board card edge connectors.

### **Thermal Chambers/Load Boards**

The RI-53 is delivered with the thermal chamber(s) to be used with the system. Hardware integration includes design of the internal and external mounting brackets for the analog cables and load boards, allowing for easy removal and insertion of the oven door and load boards. Normally two experiments share a single chamber, but other combinations are possible.

The load boards to be used for HCI testing are supplied. Separate load boards for TDDB testing can also be ordered. The number of devices that can be stressed on each board depends on the number of independent terminals. Finally, diagnostic load boards are provided for verification of test and measurement signals inside the chamber.

### **RI-53 Block Diagram**



### **Base System Configuration**

### Instrument Enclosure

Floor Standing Dimensions L24" x W36" x H84" L610mm x W914mm x H2134mm Static System Power Units (3) Backplane Assemblies (2) Tester Analog Cables

### **Tester Computer**

Check with Factory for Present Model

### **Color Printer**

Check with Factory for Present Model

### **Stress Instrumentation**

(8) VSM, Voltage Stress Modules

### **Test Instrumentation**

- (1) DMM, 16-Bit Digital Multimeter Module
- (3) VFIF, Voltage/Current Forcing Modules
- (1) VF, Voltage Forcing Module

### Matrix

- (12) CPM, Crosspoint Matrix Modules (96 pins)
- (1) NEM, Node Extender Module
- (2) NTM, Node Terminator Modules
- (2) 7.5' Oven Analog Cables
- (1) 9" High Temperature Analog Cable

### **Thermal Chamber**

(1) Sun Systems, Model EC01 (200°C)

### **Load Boards**

- (4) Four-layer Load Boards
- (4) Diagnostic Load Boards



# **Handling Data**

Whether experiments are in progress or complete, information about them is available in the form of logs, reports, and summaries. Figure 3 exemplifies a graphical output.

Logs

A sequential log of each experiment contains dates and times of start-up, completion, and the time each scan is executed. All other status and error messages are also logged.

Reports

Each report contains an experiment description, the stress conditions, and information for each scan. For every scan, the following data is shown: scan number, scan type (infant, normal, post), elapsed time, number of devices failed, percentage of devices failed, and temperature. Reports can be displayed on the monitor or sent to the printer. They can also be sent to the hard disk for later retrieval. Reports can include data from either individual devices or all devices in an experiment. Another option allows viewing of only the infant scans, first and last normal scans, and post scans.

Summaries

Summaries can be generated in two different ASCII file formats: one in report format for printing and another in PRN format for graphing via EMAGE. The summaries available include lognormal, cumulative failure, test result over time, and change in result from initial value over time.



Figure 3 - Constant Voltage TDDB Results





Figure 4 - System Noise, Including Load Board and Oven

### **Maintenance Tools**

A variety of maintenance tools is delivered with an RI-53. The main system diagnostics provide an automatic method of verifying function and accuracy of system modules and cable harnesses. They also offer a self-repeating, error logging tool to detect specific problems. The diagnostic software has five major components:

- Determination of system configuration.
- Selection of modules to be tested.
- Selection of tests to be run.
- Testing for system function and accuracy.
- Creation of error and/or summary reports.

Instrument calibration is supported by a dedicated software application. Individual routines are provided for

stress supplies and measurement modules. Software control allows system calibration and repair even during active experiments.

Another program is used for real-time, analog troubleshooting of the Reedholm instrumentation. The real time debugger provides a means to connect device pins and instrumentation, to program voltages and currents, and to make measurements.

A digital troubleshooting tool allows bit level control and display of the instrumentation control registers. Additional tools provide system timing information and instrumentation checkout at the individual module level.

### Support

### Warranty

Each system comes with a 12–month factory warranty for defective parts and labor. Additionally, extended warranty and service contracts are available.

### **User Training**

Training on the use of diagnostic and applications programs can occur at the factory or on site during installation. The class covers device characterization, test plan setup, experiment control, data analysis, and system maintenance.

### Documentation

Complete documentation delivered with the test system includes comprehensive user's manuals describing hardware and software along with schematics of system elements.

### **Application Support**

Technical phone and e-mail support is available from the U.S. Monday through Friday, excluding holidays. Contact us by:

- Phone: (512) 867-2268
- e-mail: support@reedholmsystems.com

Local technical support from Reedholm's distributors is also available in many parts of the world.



### **Specifications**

Instrument hardware specifications apply at the end of a 7.5-foot analog cable without a load board attached.

### **Use Conditions**

Temperature: 18°-28°C

Humidity: 10%-60% R.H. Non-Condensing

**Nominal Power:** 

System—120V, 60Hz

#### Thermal Chamber—240V, 60Hz

Regulated supplies isolate the instrumentation from power line variations of more than ±10%. Specify nominal voltage and frequency when different than nominal.

### Switching System

A critical element of a dc reliability test system is the switching subsystem. Reedholm has taken special care to develop low-noise, high-performance switching matrix modules. Also, hazard detection software prevents "hot" switching of relays and thereby maximizes the operational life of the relays.

| Maximum Standoff Voltage                   | ±600V  |
|--------------------------------------------|--------|
| Maximum Carrying Current                   | ±2A    |
| Pin-to-Pin Leakage (At 100V Guarded)       | <±10pA |
| Pin-to-Pin Leakage (At 100V Unguarded)     | <±1nA  |
| Pin-to-Pin Thermal EMF                     | <±10µV |
| Pin-to-Pin Resistance (Shorted)            | <500mΩ |
| Switching Speed (Including Software Delay) | 1ms    |

### Voltage Stress Module (VSM)

|                                 |       | Source |            |            |  |  |  |
|---------------------------------|-------|--------|------------|------------|--|--|--|
| Mode                            | Range | Offset | % of Value | Resolution |  |  |  |
| Low Voltage Configuration Only  |       |        |            |            |  |  |  |
|                                 | 2.5V  | 2.5mV  | 0.05       | 78.125µV   |  |  |  |
| Voltage                         | 5V    | 5mV    | 0.05       | 156.25µV   |  |  |  |
|                                 | 10V   | 10mV   | 0.05       | 312.5µV    |  |  |  |
| High Voltage Configuration Only |       |        |            |            |  |  |  |
|                                 | 25V   | 25mV   | 0.05       | 781.25mV   |  |  |  |
| Voltage                         | 50V   | 50mV   | 0.05       | 1.5625mV   |  |  |  |
|                                 | 100V  | 100mV  | 0.05       | 3.125mV    |  |  |  |

Notes:

1. Accuracy of voltage forced on a given range is equal to the sum of a percentage of value forced and an offset error: value  $\pm$  (% of value error + offset error).

For example, forcing 1V on 2.5V range:  $1V \pm (0.05\% \text{ of } 1V + 2.5mV)$ 

1V + 3mV

### Voltage Forcing (VF) Module

|         |       | Source |            |            |
|---------|-------|--------|------------|------------|
| Mode    | Range | Offset | % of Value | Resolution |
|         | 2.5V  | 2.5mV  | 0.05       | 1.25mV     |
|         | 5V    | 5mV    | 0.05       | 2.5mV      |
| Voltage | 10V   | 10mV   | 0.05       | 5mV        |
|         | 25V   | 25mV   | 0.05       | 10mV       |
|         | 50V   | 50mV   | 0.05       | 25mV       |
|         | 100V  | 100mV  | 0.05       | 50mV       |

Notes:

Current limit fixed at >200mA.
 Setting time is <500µs to within 0.1%.</li>

### **Digital Multimeter (DMM) Module**

|         |       | Measure Error |            |            |
|---------|-------|---------------|------------|------------|
| Mode    | Range | Offset        | % of Value | Resolution |
|         | 0.25V | 250µV (50µV)  | 0.03       | 7.8125µV   |
|         | 0.5V  | 250µV (50µV)  | 0.03       | 15.625µV   |
|         | 1V    | 300µV (75µV)  | 0.03       | 31.25µV    |
|         | 2.5V  | 500µV (100µV) | 0.03       | 78.125µV   |
| Voltage | 5V    | 1mV (200µV)   | 0.03       | 156.25µV   |
| Voltage | 10V   | 2mV (400µV)   | 0.03       | 312.5µV    |
|         | 25V   | 5mV (1mV)     | 0.03       | 781.25µV   |
|         | 50V   | 10mV (2mV)    | 0.03       | 1.5625mV   |
|         | 100V  | 20mV (4mV)    | 0.03       | 3.125mV    |
|         | 100nA | 100pA*        | 0.20       | 3.125pA    |
|         | 1µA   | 300pA*        | 0.05       | 31.25pA    |
|         | 10µA  | 2nA           | 0.05       | 312.5pA    |
|         | 100µA | 20nA          | 0.05       | 3.125nA    |
| Current | 1mA   | 200nA         | 0.05       | 31.25nA    |
|         | 10mA  | 2mA           | 0.05       | 312.5nA    |
|         | 100mA | 20µA          | 0.05       | 3.125µA    |
|         | 1A    | 200µA         | 0.10       | 31.25µA    |

Notes

1. Maximum output current on 1A range is  $\pm 200$  mA. On other ranges, the maximum is 125% of range.
2. Settling time to 0.01%: 4.0ms, 100nA Range

| z.onis, iµA Nange       |    |
|-------------------------|----|
| 1.7ms, 10µA-1A Ranges   |    |
| 1.6ms, 250mV-100V Range | es |

| 3. CMRR Voltage: | <5µV/V (106dB)                    |
|------------------|-----------------------------------|
| CMRR Current:    | <1 ppm of range per volt, 10µA-1A |
|                  | <2 ppm of range per volt, 1µA     |
|                  | <6 ppm of range per volt, 100nA   |

\*4. Accuracy on the lowest three current ranges is determined with digital averaging approximating line cycle integration. 5. Accuracy of current measured on a given range is proportional to range

 Accuracy of current measured of a given range is proportion to range error and a percentage of current being measured. For example, measuring 50μA on the 100μA range would have uncertainty of: 50μA± (20nA + 0.05% of 50μA) = 50μA± 45nA
 Range Error shown in parentheses () applies for an 8-hour period after auto area part for ±100. auto-zero, and for ±1°C.

7. When measuring currents from sources with non-zero output conductance. and the following amounts to the error specification:  $\pm(830 \text{ ppm of value }+151\text{pA})/\text{mho}.$ 

### Voltage/Current Forcing (VFIF) Module

|         |       | Source Error |            | Resolution |
|---------|-------|--------------|------------|------------|
| Mode    | Range | Offset       | % of Value |            |
|         | 2.5V  | 2.5mV        | 0.05       | 1.25mV     |
|         | 5V    | 5mV          | 0.05       | 2.5mV      |
|         | 10V   | 10mV         | 0.05       | 5mV        |
| Voltage | 25V   | 25mV         | 0.05       | 12.5mV     |
|         | 50V   | 50mV         | 0.05       | 25mV       |
|         | 100V  | 100mV        | 0.05       | 50mV       |
|         | 100nA | 200pA*       | 0.20       | 25pA       |
|         | 1µA   | 700pA*       | 0.15       | 250pA      |
|         | 10µA  | 5nA          | 0.05       | 2.5nA      |
|         | 100µA | 50nA         | 0.05       | 25nA       |
| Current | 1mA   | 500nA        | 0.05       | 250nA      |
|         | 10mA  | 5µA          | 0.05       | 2.5µA      |
|         | 100mA | 50µA         | 0.05       | 25µA       |
|         | 1A    | 500µA        | 0.10       | 250µA      |

Notes

Notes: 1. Maximum output current on 1A range is ±200mA. 2. Settling time is <2.5ms to within 0.1%. 3. CMRR: <0.002% of range per output volt in current. \*4. Accuracy is determined with digital averaging approximating line cycle integration.

Specifications and models are subject to change without notice. Acquire, ChargeScope, EMAGE, EMPAC, EMREL, and GrafPAC are trademarks of Reedholm Systems, Corp. All other company and/or product names are trademarks and registered trademarks of their respective companies. Copyright © 2019 Reedholm Systems, Corp.